

Home Search Collections Journals About Contact us My IOPscience

Low power electronic interface for electrostatic energy harvesters

This content has been downloaded from IOPscience. Please scroll down to see the full text.

2015 J. Phys.: Conf. Ser. 660 012087

(http://iopscience.iop.org/1742-6596/660/1/012087)

View the table of contents for this issue, or go to the journal homepage for more

Download details:

IP Address: 158.36.231.66 This content was downloaded on 18/08/2017 at 07:14

Please note that terms and conditions apply.

You may also be interested in:

Characteristics of Low Power CH4/Air Atmospheric Pressure Plasma Jet ZHANG Jun, XIAO Dezhi, FANG Shidong et al.

A low power wide tuning range baseband filter for multistandard transceivers Geng Zhiqing and Wu Nanjian

A low power 12-bit 1 Msps successive approximation register ADC with an improved switching procedure Xin Fubin, Yin Tao, Wu Qisong et al.

Design of a low power 10 bit 300 ksps multi-channel SAR ADC for wireless sensor network applications Hong Hui, Li Shiliang and Zhou Tao

A low power low noise analog front end for portable healthcare system Wang Yanchao, Ke Keren, Qin Wenhui et al.

A low power high gain UWB LNA in 0.18-m CMOS Cai Li, Fu Zhongqian and Huang Lu

Thermo-optic nonlinearity of the laser dye LDS 867 under low power CW laser excitation K A Ann Mary, E J Sonia Mary, Viji Vidyadharan et al.

A low power and low signal 4 bit 50MS/s double sampling pipelined ADC for Monolithic Active Pixel Sensors M Dabourgane, D Dzabini, I Bouwier et al

M Dahoumane, D Dzahini, J Bouvier et al.

# Low power electronic interface for electrostatic energy harvesters

# Tra Nguyen Phan, Mehdi Azadmehr, Cuong Phu Le and Einar Halvorsen

Department of Micro- and Nanosystem Technology, Buskerud and Vestfold University College, Raveien 215, 3184 Borre, Norway

E-mail: Einar.Halvorsen@hbv.no

Abstract. This paper presents design and simulation of a power electronic interface circuit for MEMS electrostatic energy harvesters. The designed circuit is applicable to highly miniaturized electrostatic harvesters with small transducer capacitances below 10 pF. It is based on combdrive harvesters with two anti-phase capacitors that are connected as charge pumps and uses a flyback-path scheme. Controlled activation and deactivation of sub-circuits, some by help of clocking, were exploited to reduce power consumption down to 1.03  $\mu$ W. Net power generation can be achieved with as low initial voltage as 3.0 V.

## 1. Introduction

Harvesting energy from the environment is not a new concept and has been widely explored in various applications such as wireless sensor nodes [1], structural health monitoring [2] or implantable biomedical devices [3]. Among ambient energy sources, kinetic energy is abundant and therefore an attractive alternative motivating a number of studies [4,5]. Commonly used mechanisms for energy conversion in kinetic energy harvesters are electromagnetic, piezoelectric and electrostatic transduction [6]. Capacitive electrostatic harvesters are attractive due to their suitability for microfabrication and their potentially small chip sizes. These harvesters suffer from correspondingly small variable capacitances, limited by standard fabrication processes and device size, which are obstacles for effective energy conversion. To design an effective micro energy harvesting system, not only the generator design and fabrication should be optimized, but also the power electronic interface for the generator. The electronic interface circuitry in a micro energy harvester system must be highly effective and power conservative as it is supplied by the harvester system. Due to the limited power available in the microscale electrostatic generators, designing effective power electronic interface is especially challenging.

There have been published several interesting studies on the interface circuits for capacitive transducers, especially for those with large capacitances. Meninger et al. [7] proposed a synchronous capacitive energy harvester consisting of two active switches to charge and discharge a variable capacitor through an inductor. Complexity of control circuitry and power dissipation for synchronization are main concerns for this architecture. Miyazaki et al. [8] improved this topology by proposing timing-capture scheme instead of programmable controller with delay locked loop (DLL) feedback. A, by now, classic circuit topology was proposed by Yen et al. [9] in which a charge pump was used with a flyback circuit to store and transfer extracted energy.

This topology was further investigated by Galayko *et al.* [10], focusing on design of the control circuit to optimize the flyback switching sequence. Other architectures used voltage-constrained topology by Torres *et al.* [11], and modified storage capacitor in the charge pump part by Kempitya *et al.* [12].

In this work, an interface circuit for a MEMS electrostatic energy harvester with transducer capacitance range below  $\sim 10$  pF is presented. The interface circuitry is based on the aforementioned flyback technique and automatically detects the switching instants for optimal power transfer through the flyback path without using any external control signals. A circuit alternative to the comparators that are used in other implementations of this architecture is investigated. The need to power the circuitry by extracted power only and the limited available power due to a highly miniaturized MEMS harvester makes low power consumption of the circuit a main design driver. All the simulations presented were made with Tanner Tools using models for the high-voltage AMS035 CMOS process.

# 2. Power electronic interface

# 2.1. Overview

The circuit topology is an adaption of Yen's circuit [9] to anti-phase capacitive structure with double, instead of single charge pumps. Figure 1 shows the block diagram of the whole circuit which consists of three main elements: double charge pump, flyback path and switch controller. In this topology, optimization of switching sequence in the flyback has significant effect on harvested power from electrostatic transducer. Thus, the control circuitry presented is designed to detect these optimal switching instants and then turn on/off the switch correspondingly.



Figure 1. Block diagram of proposed circuit.



**Figure 2.** *a*) Bump circuit. *b*) Input-output characteristics of bump circuit. (After Delbruck [13])

## 2.2. Double charge pump

The double charge pump is used because two capacitors varying with opposite of phases are found in many electrostatic harvesters. Operation of the double charge pump is similar to the case of one pumping capacitor except that it exploits the entire mechanical cycle by transferring charges into the store capacitor  $C_s$  during both half cycles. The voltage  $V_s$  on the store capacitor after n cycles of vibration is

$$V_{\rm s,n} = V_{\rm res} [(1 - \frac{C_{\rm max}}{C_{\rm min}})(\frac{C_{\rm s}}{C_{\rm min} + C_{\rm s}})^{2n} + \frac{C_{\rm max}}{C_{\rm min}}]$$
(1)

where  $V_{\rm res}$  is the voltage across the reservoir capacitor and  $C_{\rm max}/C_{\rm min}$  are the maximum and minimum capacitances of the transducer during one vibration cycle.

#### 2.3. Flip-flop level shifter

As the voltage across the harvesting capacitor and the flyback switch are much higher than the voltage controlling the switch, a level shifter is needed to match these two. A flip-flop is also needed to hold the switch state after receiving the *on* or *off* signal at the input of level shifter. Dudka *et al.* [14] proposed a flip-flop level shifter that fulfills these requirements and has a zero static power consumption.

#### 2.4. Circuit detecting on event

Assume  $V_{\rm s} = V_{\rm res} = V_0$  at startup when t = 0 and define  $V_1 = V_{\rm s}$   $(t = t_1)$  as the optimal  $V_{\rm s}$  at which the switch should be turned on. Similar to the power obtained from a single transducer as calculated in [10], the power harvested from the two anti-phase transducers here is

$$P = \frac{C_{\rm s}(1 + \frac{C_{\rm s}}{C_{\rm res}})V_0^2}{T} \ln \frac{C_{\rm s}}{C_{\rm min} + C_{\rm s}} \frac{(1 - \theta)^2}{\ln \frac{\theta - \alpha}{1 - \alpha}} \tag{2}$$

where T is the vibration period,  $\theta = V_1/V_0$  and  $\alpha = C_{\text{max}}/C_{\text{min}}$ . There is an optimal value  $\theta = \theta_{\text{opt}}$  at which the power is maximum. It is given by

$$2\ln\frac{\theta_{\rm opt} - \alpha}{1 - \alpha} = \frac{\theta_{\rm opt} - 1}{\theta_{\rm opt} - \alpha}.$$
(3)

To detect when  $V_s$  reaches the optimal value and the switch should be turned on,  $V_s$  is first divided by  $\theta_{opt}$ , then a bump circuit [13], as shown in figure 2, is used to trigger switching when the obtained value is equal to  $V_{res}$ . The bump circuit is a voltage similarity detector which produces a signal when the two inputs are equal. A diode-connected voltage divider is used to downscale the voltage to a suitable level at the input of bump circuit.

#### 2.5. Circuit detecting off event

When the switch is turned on, the circuit has  $C_s$ ,  $L_{\rm fly}$  (including parasitics) and  $C_{\rm res}$  in a series configuration. In order to optimize the power transfer, the switch should be turned off when the inductor current reaches maximum value, i.e. when voltage across  $L_{\rm fly}$  is equal to zero. To detect this instant, a bump circuit is connected to the two terminals of the inductor. The bump circuit's output voltage goes high when its two inputs are equal. In order to reduce power consumption, this bump circuit is activated only during the on-time of the switch. The bump circuit deactivates itself after it detects the *off* event. The bias voltage  $V_b$  of the bump circuit is used for activation.

#### 3. Simulation results

In the simulations, we adopt transducer parameters of the small-scale electrostatic harvester prototype published in a previous work [15]. The transducer is a comb-drive capacitance with a maximum capacitance  $C_{\text{max}} = 8.62$  pF and a minimum capacitance  $C_{\text{min}}=2.16$  pF, ignoring parasitic capacitances. The operating frequency of the harvester is  $f_0 = 650$  Hz. The optimal value  $\theta_{\text{opt}}=3.15$  is then found from (3).

## 3.1. Basic operation

Figure 3 a) demonstrates the basic operation without the flyback path. When the capacitances vary,  $V_{\rm s}$  increases to a saturated value as the charge is built up on  $C_{\rm s}$ . With the flyback path,  $V_{\rm s}$  is prevented from saturation by discharging it through flyback path as illustrated in figure 3 b) where the switch is periodically turned on by an external signal.



Figure 3. Voltage waveforms across capacitors in double charge pump circuit: a) without flyback path and b) with flyback path and periodically closing switch.

## 3.2. With control circuitry

We now consider operation with the control circuitry described in the previous section. We let the on-detection bump circuit stay enabled all the time as it is unknown when it needs to do its comparison, except for the short duration when the switch is already on. Figure 4 shows that the pulse off occurs when  $V_{ind1}$  approaches  $V_{ind2}$ . The on detection circuit detects when  $V_s/V_{res}$ reaches 3 and then generates the pulse on as shown in figure 5. However, the power consumption of the control circuitry in this configuration is 97.2  $\mu$ W. It is too high to be supported by the harvested power so an external source was used in the simulation. Most of the consumption is in the second bump circuit which is enabled all the time.



Figure 4. The switch is turned off when  $V_{\text{ind1}}$  approaches  $V_{\text{ind2}}$ .

#### 3.3. Clocking technique for lowering power consumption

Reduced power consumption can be obtained by clocking the enable signal of the second bump circuit, as shown in figure 1. By choosing a small duty cycle, the circuit is kept mostly in off-mode. The reduced power comes at the expense of accuracy in the timing of the switch, but is controlled by clock frequency. With a duty cycle of 0.005%, the power consumption of the control circuitry is reduced to 1.03  $\mu$ W which is comparable to that of the circuit in [16].

With an initial voltage of 3.0 V, the system power-budget is balanced with a small margin of 8.3 nW as shown in figure 6. We estimate the power required to drive the second bump circuit's



Figure 5. The switch is turned on when  $V_{\rm s}/V_{\rm res} = 3$ .



**IOP** Publishing

doi:10.1088/1742-6596/660/1/012087

Figure 6. Voltage waveform on  $C_{\rm res}$  of the designed circuit when using harvested energy to power control blocks.

enable port to about 150 pW. The clock generator was not simulated, but state-of-the-art low power oscillators can have a power consumption in the nW-range [17] and could therefore be driven by the small power margin found here. Hence, the capacitance variation and initial voltage here constitute a break-even case for operation of this circuit.

# 4. Conclusions

A low power electronic interface for MEMS electrostatic energy harvesters was designed using bump circuits. The design consists of double charge pumps and a flyback switch with an associated switch controller. The controller automatically detects the optimal switching instant solely based on internal voltages. The power consumption of the entire circuitry was reduced by a factor about 94 by using clocking. Simulations showed that with an initial bias voltage of 3.0 V, the interface circuitry could be powered by a harvester with less than 10 pF capacitance without need for external bias sources.

# Acknowledgment

This work was supported by the Research Council of Norway through Grant no. 229716/E20.

## References

- [1] Roundy S J 2003 Ph.D. thesis The University Of California, Berkeley
- [2] Musiani D, Lin K and Rosing T 2007 Proc. IEEE IPSN 390
- [3] Deterre M, Risquez S, Bouthaud B et al. 2013 J. Phys. Conf. Series 476 012039
- [4] Mitcheson P D, Green T C, Yeatman E M and Holmes A S 2004 J. Microelectromech. Syst. 13 429
- [5] Beeby S P, Tudor M J and White N M 2006 Meas. Sci. Technol. 17 175
- [6] Mitcheson P, Yeatman E, Rao G, Holmes A and Green T 2008 Proc. IEEE 96 1457
- [7] Meninger S, Mur-Miranda J et al. 2001 IEEE Trans. VLSI Syst. 9 64
- [8] Miyazaki M, Tanaka H et al. 2003 Proc. Int. Symp. Low Power Electron. Design 193
- [9] Yen B and Lang J H 2006 IEEE Trans. Circuits Syst. I 53 288
- [10] Galayko D, Pizarro R, Basset P and Paracha A 2007 Proc. IEEE BMAS Conf 115
- [11] Torres E O and Rincon-Mora G A 2010 IEEE J. Solid-State Circuits 45 483
- [12] Kempitiya A, Borca-Tasciuc D and Hella M 2013 IEEE Trans. Ind. Electron. 60 5639
- [13] Delbruck T 1991 IJCNN-91 **1** 475
- [14] Dudka A, Basset P, Cottone F, Blokhina E and Galayko D 2013 J. Phys. Conf. Series 476 012127
- [15] Le C and Halvorsen E 2012 J. Micromech. Microeng. 22 074013
- [16] Dudka A, Galayko D and Basset P 2013 Proc. DTIP 1
- [17] Denier U 2010 IEEE Trans. Circuits Syst. 57 1973